mirror of
https://github.com/supleed2/ELEC60011-DSD-CW.git
synced 2024-12-22 05:35:49 +00:00
Python | ||
system_template_de1_soc | ||
.gitignore | ||
DSD_coursework_DE1-SoC.pdf | ||
README.md | ||
Report_3_Group_7.pdf |
ELEC60011: Digital System Design - Coursework
The goal for this project was to create a custom instruction and hardware to support the custom instruction, with the effect of hardware accelerating a specific computation, and returning the result to the NIOs II soft-core processor. The custom logic was designed in SystemVerilog and instantiated on the FPGA fabric alongside the NIOS II core and other hardware such as timers and interruprt handlers. The project was completed in Quartus Prime 21.1 Lite and tested with the Altera DE1 board.