mirror of
https://github.com/supleed2/ELEC60011-DSD-CW.git
synced 2024-11-10 02:05:49 +00:00
29 lines
1.2 KiB
Verilog
29 lines
1.2 KiB
Verilog
// Copyright (C) 2020 Intel Corporation. All rights reserved.
|
|
// Your use of Intel Corporation's design tools, logic functions
|
|
// and other software and tools, and any partner logic
|
|
// functions, and any output files from any of the foregoing
|
|
// (including device programming or simulation files), and any
|
|
// associated documentation or information are expressly subject
|
|
// to the terms and conditions of the Intel Program License
|
|
// Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
// the Intel FPGA IP License Agreement, or other applicable license
|
|
// agreement, including, without limitation, that your use is for
|
|
// the sole purpose of programming logic devices manufactured by
|
|
// Intel and sold by Intel or its authorized distributors. Please
|
|
// refer to the applicable agreement for further details, at
|
|
// https://fpgasoftware.intel.com/eula.
|
|
|
|
// PROGRAM "Quartus Prime"
|
|
// VERSION "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition"
|
|
// CREATED "Tue Mar 22 12:03:47 2022"
|
|
|
|
|
|
module lpm_constant_1(result);
|
|
output [31:0] result;
|
|
|
|
lpm_constant lpm_instance(.result(result));
|
|
defparam lpm_instance.LPM_CVALUE = 32'b00000000000000000000000000000000;
|
|
defparam lpm_instance.LPM_WIDTH = 32;
|
|
|
|
endmodule
|