mirror of
https://github.com/supleed2/ELEC50010-IAC-CW.git
synced 2024-11-14 03:35:47 +00:00
68 lines
2.2 KiB
Verilog
68 lines
2.2 KiB
Verilog
module mips_cpu_harvard_memory(
|
|
input logic clk,
|
|
|
|
//Data Memory
|
|
input logic[31:0] data_address,
|
|
input logic data_write,
|
|
input logic data_read,
|
|
input logic[31:0] data_writedata,
|
|
output logic[31:0] data_readdata,
|
|
|
|
//Instruction Memory
|
|
input logic[31:0] instr_address,
|
|
output logic[31:0] instr_readdata
|
|
|
|
);
|
|
parameter INSTR_INIT_FILE = "";
|
|
parameter DATA_INIT_FILE = "";
|
|
reg [31:0] data_memory [0:63];
|
|
reg [31:0] instr_memory [0:63];
|
|
|
|
initial begin
|
|
integer i;
|
|
//Initialise to zero by default
|
|
for (i=0; i<$size(data_memory); i++) begin
|
|
data_memory[i] = 0;
|
|
end
|
|
for (i=0; i<$size(instr_memory); i++) begin
|
|
instr_memory[i] = 0;
|
|
end
|
|
//Load contents from file if specified
|
|
if (INSTR_INIT_FILE != "") begin
|
|
$display("RAM: Loading RAM contents from %s", INSTR_INIT_FILE);
|
|
$readmemh(INSTR_INIT_FILE, instr_memory);
|
|
end
|
|
|
|
for (integer j = 0; j<$size(instr_memory); j++) begin
|
|
$display("byte +%h: %h", 32'hBFC00000+j*4, instr_memory[j]);
|
|
end
|
|
|
|
if (DATA_INIT_FILE != "") begin
|
|
$display("MEM: Loading MEM contents from %s", DATA_INIT_FILE);
|
|
$readmemh(DATA_INIT_FILE, data_memory);
|
|
end else begin
|
|
$display("MEM FILE NOT GIVEN");
|
|
end
|
|
|
|
for (integer k = 0; k<$size(data_memory); k++) begin
|
|
$display("byte +%h: %h", 32'h00001000+k*4, data_memory[k]);
|
|
end
|
|
end
|
|
|
|
//Combinatorial read path for data and instruction.
|
|
assign data_readdata = data_read ? data_memory[(data_address-32'h00001000)>>2] : 32'hxxxxxxxx;
|
|
assign instr_readdata = (instr_address >= 32'hBFC00000 && instr_address < 32'hBFC00000+$size(instr_memory)) ? instr_memory[(instr_address-32'hBFC00000)>>2] : 32'hxxxxxxxx;
|
|
|
|
|
|
//Synchronous write path
|
|
always_ff @(posedge clk) begin
|
|
if (data_write) begin //cannot read and write to memory in the same cycle
|
|
if (instr_address != data_address) begin //cannot modify the instruction being read
|
|
data_memory[(data_address-32'h00001000)>>2] <= data_writedata;
|
|
end
|
|
end
|
|
|
|
end
|
|
endmodule
|
|
|