mirror of
https://github.com/supleed2/ELEC50010-IAC-CW.git
synced 2024-12-23 05:45:47 +00:00
Added Regfile
Missing partial/misaligned loads
This commit is contained in:
parent
4edcb07e1f
commit
3433337eba
|
@ -75,6 +75,7 @@ control control( //control flags block
|
||||||
);
|
);
|
||||||
|
|
||||||
regfile regfile(
|
regfile regfile(
|
||||||
|
.clk(clk), //clock input for triggering write port
|
||||||
.readreg1(rs),
|
.readreg1(rs),
|
||||||
.readreg2(rt),
|
.readreg2(rt),
|
||||||
.writereg(rd),
|
.writereg(rd),
|
||||||
|
|
35
rtl/mips_cpu_regfile.v
Normal file
35
rtl/mips_cpu_regfile.v
Normal file
|
@ -0,0 +1,35 @@
|
||||||
|
module regfile(
|
||||||
|
input logic clk, //clock input for triggering write port
|
||||||
|
input logic[4:0] readreg1, //read port 1 selector
|
||||||
|
input logic[4:0] readreg2, //read port 2 selector
|
||||||
|
input logic[4:0] writereg, //write port selector
|
||||||
|
input logic[31:0] writedata, //write port input data
|
||||||
|
input logic regwrite, //enable line for write port
|
||||||
|
output logic[31:0] readdata1, //read port 1 output
|
||||||
|
output logic[31:0] readdata2, //read port 2 output
|
||||||
|
output logic[31:0] regv0 //debug output of $v0 or $2 (third register in file/ first register for returning function results)
|
||||||
|
);
|
||||||
|
|
||||||
|
reg[31:0] memory [31:0]; //32 register slots, 32-bits wide
|
||||||
|
|
||||||
|
initial begin
|
||||||
|
integer i; //Initialise to zero by default
|
||||||
|
for (i = 0; i < 31; i++) begin
|
||||||
|
memory[i] = 0;
|
||||||
|
end
|
||||||
|
end
|
||||||
|
|
||||||
|
assign regv0 = memory[2]; //assigning debug $v0 line to $2 of memory
|
||||||
|
|
||||||
|
always_comb begin
|
||||||
|
readdata1 = memory[readreg1]; //combinatorially output register value based on read port 1 selector
|
||||||
|
readdata2 = memory[readreg2]; //combinatorially output register value based on read port 2 selector
|
||||||
|
end
|
||||||
|
|
||||||
|
always_ff @(posedge clk) begin
|
||||||
|
if (regwrite) begin
|
||||||
|
memory[writereg] <= writedata;
|
||||||
|
end
|
||||||
|
end
|
||||||
|
|
||||||
|
endmodule : regfile
|
Loading…
Reference in a new issue