mirror of
https://github.com/supleed2/ELEC50010-IAC-CW.git
synced 2024-12-23 05:45:47 +00:00
151 lines
5.4 KiB
Verilog
151 lines
5.4 KiB
Verilog
module mips_cpu_harvard(
|
|
/* Standard signals */
|
|
input logic clk,
|
|
input logic reset,
|
|
output logic active,
|
|
output logic [31:0] register_v0,
|
|
|
|
/* New clock enable. See below. */
|
|
input logic clk_enable,
|
|
|
|
/* Combinatorial read access to instructions */
|
|
output logic[31:0] instr_address,//Port from PC out to instruction memory address input.
|
|
input logic[31:0] instr_readdata,//port from instruction memory out, going to various inputs.
|
|
|
|
/* Combinatorial read and single-cycle write access to instructions */
|
|
output logic[31:0] data_address,
|
|
output logic data_write,
|
|
output logic data_read,
|
|
output logic[31:0] data_writedata,
|
|
input logic[31:0] data_readdata
|
|
);
|
|
|
|
assign instr_address = out_pc_out;
|
|
assign data_address = out_ALURes;
|
|
assign data_write = out_MemWrite;
|
|
assign data_read = out_MemRead;
|
|
assign data_writedata = out_readdata2;
|
|
|
|
logic[31:0] out_pc_out, out_ALURes, out_readdata1, out_readdata2, in_B, in_writedata, out_ALUHi, out_ALULo;
|
|
logic[4:0] in_readreg1, in_readreg2, in_writereg, out_shamt, out_ALUOp;
|
|
logic[5:0] in_opcode;
|
|
logic out_ALUCond, out_RegWrite, out_MemWrite, out_MemRead, out_SpcRegWriteEn;
|
|
logic[1:0] out_RegDst, out_PC, out_ALUSrc;
|
|
logic[2:0] out_MemtoReg;
|
|
|
|
assign in_readreg1 = instr_readdata[25:21];
|
|
assign in_readreg2 = instr_readdata[20:16];
|
|
assign in_opcode = instr_readdata[31:26];
|
|
|
|
always @(*) begin
|
|
//Picking what register should be written to.
|
|
case(out_RegDst)
|
|
2'd0: begin
|
|
in_writereg = instr_readdata[20:16];//GPR rt
|
|
end
|
|
2'd1: begin
|
|
in_writereg = instr_readdata[15:11];//GPR rd
|
|
end
|
|
2'd2: begin
|
|
in_writereg = 5'd31;//Link Register 31.
|
|
end
|
|
endcase
|
|
|
|
//Picking which output should be written to regfile.
|
|
case(out_MemtoReg)
|
|
3'd0:begin
|
|
in_writedata = out_ALURes;//Output from ALU Result.
|
|
end
|
|
3'd1:begin
|
|
in_writedata = data_readdata;//Output from Data Memory.
|
|
end
|
|
3'd2:begin
|
|
in_writedata = (out_pc_out + 32'd8);//Output from PC +8.
|
|
$display("LINKING-----------<: %h", in_writedata);
|
|
end
|
|
3'd3:begin
|
|
in_writedata = (out_ALUHi);
|
|
end
|
|
3'd4:begin
|
|
in_writedata = (out_ALULo);
|
|
end
|
|
endcase
|
|
|
|
//Picking which output should be taken as the second operand for ALU.
|
|
case(out_ALUSrc)
|
|
2'd2: begin
|
|
in_B = {16'd0,instr_readdata[15:0]};
|
|
end
|
|
2'd1:begin
|
|
in_B = {{16{instr_readdata[15]}},instr_readdata[15:0]};//Output from the 16-bit immediate values sign extened to 32bits.
|
|
end
|
|
2'd0:begin
|
|
in_B = out_readdata2;//Output from 'Read data 2' port of regfile.
|
|
end
|
|
endcase
|
|
end
|
|
|
|
mips_cpu_pc pc(
|
|
//PC inputs
|
|
.clk(clk),//clk taken from the Standard signals
|
|
.rst(reset),//clk taken from the Standard signals
|
|
.Instr(instr_readdata), //needed for branches and jumps
|
|
.JumpReg(out_readdata1), //needed for jump register
|
|
.pc_ctrl(out_PC),
|
|
//PC outputs
|
|
.pc_out(out_pc_out),//What the pc outputs at every clock edge that goes into the 'Read address' port of Instruction Memory.
|
|
.active(active)
|
|
);
|
|
|
|
mips_cpu_control control( //instance of the 'mips_cpu_control' module called 'control' in top level 'harvard'
|
|
//Inputs to control
|
|
.Instr(instr_readdata), //Full instruction taken from the Instruction Memory.
|
|
.ALUCond(out_ALUCond), //Active high condition check from ALU
|
|
//Outputs from control
|
|
.CtrlRegDst(out_RegDst),
|
|
.CtrlPC(out_PC),
|
|
.CtrlMemRead(out_MemRead),
|
|
.CtrlMemtoReg(out_MemtoReg),
|
|
.CtrlALUOp(out_ALUOp),
|
|
.Ctrlshamt(out_shamt),
|
|
.CtrlMemWrite(out_MemWrite),
|
|
.CtrlALUSrc(out_ALUSrc),
|
|
.CtrlRegWrite(out_RegWrite),
|
|
.CtrlSpcRegWriteEn(out_SpcRegWriteEn)
|
|
);
|
|
|
|
mips_cpu_regfile regfile(
|
|
//Inputs to refile
|
|
.clk(clk), //clock input for triggering write port
|
|
.readreg1(in_readreg1), //read port 1 selector
|
|
.readreg2(in_readreg2), //read port 2 selector
|
|
.writereg(in_writereg), //write port selector
|
|
.writedata(in_writedata), //write port input data
|
|
.regwrite(out_RegWrite), //enable line for write port
|
|
.opcode(in_opcode), //opcode input for controlling partial load weirdness
|
|
//Outputs from regfile
|
|
.readdata1(out_readdata1), //read port 1 output
|
|
.readdata2(out_readdata2), //read port 2 output
|
|
.regv0(register_v0) //debug output of $v0 or $2 (first register for returning function results
|
|
);
|
|
|
|
mips_cpu_alu alu(
|
|
//Inputs to ALU
|
|
.clk(clk),
|
|
.rst(reset),
|
|
.A(out_readdata1), //operand 1 taken from 'Read data 1' aka the data stored in GPR rs.
|
|
.B(in_B), //operand 2 taken either from: 'Read data 2' aka the data stored in rt; or 16-bit immediate sign extended to 32 bits.
|
|
.ALUOp(out_ALUOp), //Operation selection for ALU decided, and output by control.
|
|
.shamt(out_shamt), //Shift amount required for shift instruction taken from control.
|
|
.Hi_in(out_readdata1),
|
|
.Lo_in(out_readdata1),
|
|
.SpcRegWriteEn(out_SpcRegWriteEn),
|
|
//Outputs from ALU
|
|
.ALUCond(out_ALUCond), //condition used by control to decide on branch instructions.
|
|
.ALURes(out_ALURes), //output/result of operation that goes to either: 'Address' port of Data Memory; or 'Write Data' port of the register file.
|
|
.ALUHi(out_ALUHi), //Special register Hi output to be used for MFHI instructions - feeds in_writedata.
|
|
.ALULo(out_ALULo) //Special register Hi output to be used for MFLO instructions - feeds in_writedata.
|
|
);
|
|
|
|
endmodule
|