mirror of
https://github.com/supleed2/ELEC40006-P1-CW.git
synced 2024-11-10 02:05:48 +00:00
180 lines
7.2 KiB
Verilog
180 lines
7.2 KiB
Verilog
// megafunction wizard: %RAM: 1-PORT%
|
|
// GENERATION: STANDARD
|
|
// VERSION: WM1.0
|
|
// MODULE: altsyncram
|
|
|
|
// ============================================================
|
|
// File Name: ram_data.v
|
|
// Megafunction Name(s):
|
|
// altsyncram
|
|
//
|
|
// Simulation Library Files(s):
|
|
// altera_mf
|
|
// ============================================================
|
|
// ************************************************************
|
|
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
|
//
|
|
// 18.1.0 Build 625 09/12/2018 SJ Standard Edition
|
|
// ************************************************************
|
|
|
|
|
|
//Copyright (C) 2018 Intel Corporation. All rights reserved.
|
|
//Your use of Intel Corporation's design tools, logic functions
|
|
//and other software and tools, and its AMPP partner logic
|
|
//functions, and any output files from any of the foregoing
|
|
//(including device programming or simulation files), and any
|
|
//associated documentation or information are expressly subject
|
|
//to the terms and conditions of the Intel Program License
|
|
//Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
//the Intel FPGA IP License Agreement, or other applicable license
|
|
//agreement, including, without limitation, that your use is for
|
|
//the sole purpose of programming logic devices manufactured by
|
|
//Intel and sold by Intel or its authorized distributors. Please
|
|
//refer to the applicable agreement for further details.
|
|
|
|
|
|
// synopsys translate_off
|
|
`timescale 1 ps / 1 ps
|
|
// synopsys translate_on
|
|
module ram_data (
|
|
address,
|
|
clken,
|
|
clock,
|
|
data,
|
|
wren,
|
|
q);
|
|
|
|
input [10:0] address;
|
|
input clken;
|
|
input clock;
|
|
input [15:0] data;
|
|
input wren;
|
|
output [15:0] q;
|
|
`ifndef ALTERA_RESERVED_QIS
|
|
// synopsys translate_off
|
|
`endif
|
|
tri1 clken;
|
|
tri1 clock;
|
|
`ifndef ALTERA_RESERVED_QIS
|
|
// synopsys translate_on
|
|
`endif
|
|
|
|
wire [15:0] sub_wire0;
|
|
wire [15:0] q = sub_wire0[15:0];
|
|
|
|
altsyncram altsyncram_component (
|
|
.address_a (address),
|
|
.clock0 (clock),
|
|
.clocken0 (clken),
|
|
.data_a (data),
|
|
.wren_a (wren),
|
|
.q_a (sub_wire0),
|
|
.aclr0 (1'b0),
|
|
.aclr1 (1'b0),
|
|
.address_b (1'b1),
|
|
.addressstall_a (1'b0),
|
|
.addressstall_b (1'b0),
|
|
.byteena_a (1'b1),
|
|
.byteena_b (1'b1),
|
|
.clock1 (1'b1),
|
|
.clocken1 (1'b1),
|
|
.clocken2 (1'b1),
|
|
.clocken3 (1'b1),
|
|
.data_b (1'b1),
|
|
.eccstatus (),
|
|
.q_b (),
|
|
.rden_a (1'b1),
|
|
.rden_b (1'b1),
|
|
.wren_b (1'b0));
|
|
defparam
|
|
altsyncram_component.clock_enable_input_a = "NORMAL",
|
|
altsyncram_component.clock_enable_output_a = "BYPASS",
|
|
altsyncram_component.init_file = "data.mif",
|
|
altsyncram_component.intended_device_family = "Cyclone IV E",
|
|
altsyncram_component.lpm_hint = "ENABLE_RUNTIME_MOD=NO",
|
|
altsyncram_component.lpm_type = "altsyncram",
|
|
altsyncram_component.numwords_a = 2048,
|
|
altsyncram_component.operation_mode = "SINGLE_PORT",
|
|
altsyncram_component.outdata_aclr_a = "NONE",
|
|
altsyncram_component.outdata_reg_a = "UNREGISTERED",
|
|
altsyncram_component.power_up_uninitialized = "FALSE",
|
|
altsyncram_component.read_during_write_mode_port_a = "NEW_DATA_NO_NBE_READ",
|
|
altsyncram_component.widthad_a = 11,
|
|
altsyncram_component.width_a = 16,
|
|
altsyncram_component.width_byteena_a = 1;
|
|
|
|
|
|
endmodule
|
|
|
|
// ============================================================
|
|
// CNX file retrieval info
|
|
// ============================================================
|
|
// Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
|
|
// Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
|
|
// Retrieval info: PRIVATE: AclrByte NUMERIC "0"
|
|
// Retrieval info: PRIVATE: AclrData NUMERIC "0"
|
|
// Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
|
|
// Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
|
|
// Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
|
|
// Retrieval info: PRIVATE: BlankMemory NUMERIC "0"
|
|
// Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "1"
|
|
// Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
|
|
// Retrieval info: PRIVATE: Clken NUMERIC "1"
|
|
// Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
|
|
// Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
|
|
// Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
|
|
// Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
|
|
// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
|
|
// Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
|
|
// Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
|
|
// Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
|
|
// Retrieval info: PRIVATE: MIFfilename STRING "data.mif"
|
|
// Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "2048"
|
|
// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
|
|
// Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"
|
|
// Retrieval info: PRIVATE: RegAddr NUMERIC "1"
|
|
// Retrieval info: PRIVATE: RegData NUMERIC "1"
|
|
// Retrieval info: PRIVATE: RegOutput NUMERIC "0"
|
|
// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
|
// Retrieval info: PRIVATE: SingleClock NUMERIC "1"
|
|
// Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
|
|
// Retrieval info: PRIVATE: WRCONTROL_ACLR_A NUMERIC "0"
|
|
// Retrieval info: PRIVATE: WidthAddr NUMERIC "11"
|
|
// Retrieval info: PRIVATE: WidthData NUMERIC "16"
|
|
// Retrieval info: PRIVATE: rden NUMERIC "0"
|
|
// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
|
// Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "NORMAL"
|
|
// Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
|
|
// Retrieval info: CONSTANT: INIT_FILE STRING "data.mif"
|
|
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
|
|
// Retrieval info: CONSTANT: LPM_HINT STRING "ENABLE_RUNTIME_MOD=NO"
|
|
// Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
|
|
// Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "2048"
|
|
// Retrieval info: CONSTANT: OPERATION_MODE STRING "SINGLE_PORT"
|
|
// Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
|
|
// Retrieval info: CONSTANT: OUTDATA_REG_A STRING "UNREGISTERED"
|
|
// Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
|
|
// Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_PORT_A STRING "NEW_DATA_NO_NBE_READ"
|
|
// Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "11"
|
|
// Retrieval info: CONSTANT: WIDTH_A NUMERIC "16"
|
|
// Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
|
|
// Retrieval info: USED_PORT: address 0 0 11 0 INPUT NODEFVAL "address[10..0]"
|
|
// Retrieval info: USED_PORT: clken 0 0 0 0 INPUT VCC "clken"
|
|
// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT VCC "clock"
|
|
// Retrieval info: USED_PORT: data 0 0 16 0 INPUT NODEFVAL "data[15..0]"
|
|
// Retrieval info: USED_PORT: q 0 0 16 0 OUTPUT NODEFVAL "q[15..0]"
|
|
// Retrieval info: USED_PORT: wren 0 0 0 0 INPUT NODEFVAL "wren"
|
|
// Retrieval info: CONNECT: @address_a 0 0 11 0 address 0 0 11 0
|
|
// Retrieval info: CONNECT: @clock0 0 0 0 0 clock 0 0 0 0
|
|
// Retrieval info: CONNECT: @clocken0 0 0 0 0 clken 0 0 0 0
|
|
// Retrieval info: CONNECT: @data_a 0 0 16 0 data 0 0 16 0
|
|
// Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
|
|
// Retrieval info: CONNECT: q 0 0 16 0 @q_a 0 0 16 0
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data.v TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data.inc FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data.cmp FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data.bsf TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data_inst.v FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL ram_data_bb.v FALSE
|
|
// Retrieval info: LIB_FILE: altera_mf
|